

Version: 1 Date: 2005/5/18

## **Product Functional Specification**

14.1 inch WXGA Color TFT LCD Module Model Name: B141EW01 V.0 (M07 Inverter Version)

( u) Preliminary Specification( ) Final Specification

Note: This Specification is subject to change without notice.

(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.No Reproduction and Redistribution Allowed.1/24

B141EW01 V.0

#### **Contents**

| 1.0 Handling Precautions                   | 3 |
|--------------------------------------------|---|
| 2.0 General Description                    | 3 |
| 2.1 Display Characteristics                | 3 |
| 2.2 Functional Block Diagram               | 3 |
| 3.0 Absolute Maximum Ratings               | 3 |
| 4.0 Optical Characteristics                | 3 |
| 5.0 Signal Interface                       | 3 |
| 5.1 Connectors                             | 3 |
| 5.2 Signal Pin                             | 3 |
| 5.3 Signal Description                     | 3 |
| 5.4 Signal Electrical Characteristics      | 3 |
| 5.5 Signal for Lamp connector              | 3 |
| 6.0 Pixel Format Image                     | 3 |
| 7.0 Parameter guide line for CCFL Inverter | 3 |
| 8.0 Interface Timings                      |   |
| 8.1 Timing Characteristics                 | 3 |
| 8.2 Timing Definition                      | 3 |
| 9.0 Power Consumption                      | 3 |
| 10. Power ON/OFF Sequence                  | 3 |
| 11.0 Reliability /Safety Requirement       | 3 |
| 11.1 Reliability Test Conditions           |   |
| 11.2 Safety                                |   |
| 12.0 Packing dimension                     | 3 |
| 13.0 Mechanical Characteristics            |   |
| 13.1 LCM Outline dimension (Front View)    |   |
| 13.2 LCM Outline Dimension (Rear View)     |   |
| 13.3 Screw Hole Depth and Center Position  | 3 |

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

## **II Record of Revision**

| Version and Date | Page  | Old description | New Description              | Remark |
|------------------|-------|-----------------|------------------------------|--------|
| V.0 2005/3/2     | All   | First Release   | NA                           |        |
| V.1 2005/5/20    | 21,22 | Old drawing     | Update inverter/Post drawing |        |
|                  |       |                 |                              |        |
|                  |       |                 |                              |        |
|                  |       |                 |                              |        |
|                  |       |                 |                              |        |
|                  |       |                 |                              |        |
|                  |       |                 |                              |        |
|                  |       |                 |                              |        |
|                  |       |                 |                              |        |
|                  |       |                 |                              |        |

(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.No Reproduction and Redistribution Allowed.

3/24

B141EW01 V.0

#### 1.0 Handling Precautions

- 1) Do not press or scratch the surface harder than a HB pencil lead because the polarizers are very fragile and could be easily damaged.
- 2) Be sure to turn off power supply when inserting or disconnecting from input connector.
- 3) Wipe off water droplets or oil immediately. Long contact with the droplets may cause discoloration or spots.
- 4) When the panel surface is soiled, wipe it with absorbent cotton or other soft cloth.
- 5) Since the panel is made of glass, it may break or crack if dropped or bumped on hard surface.
- 6) Protect the module from static electricity and insure proper grounding when handling. Static electricity may cause damage to the CMOS Gate Array IC.
- 7) Do not disassemble the module.
- 8) Do not press the reflector sheet at the back of the module.
- 9) Avoid damaging the TFT module. Do not press the center of the CCFL Reflector when it was taken out from the packing container. Instead, press at the edge of the CCFL Reflector softly.
- 10) Do not rotate or tilt the signal interface connector of the TFT module when you insert or remove other connector into the signal interface connector.
- 11) Do not twist or bend the TFT module when installation of the TFT module into an enclosure (Notebook PC Bezel, for example). It should be taken into consideration that no bending/twisting forces are applied to the TFT module from outside when designing the enclosure. Otherwise the TFT module may be damaged.
- 12) Cold cathode fluorescent lamp in LCD contains a small amount of mercury. Please follow local regulations for disposal.
- 13) The LCD module contains a small amount of material that has no flammability grade, so it should be supplied by power complied with requirements of limited power source (2.11, IEC60950 or UL1950).
- 14) The CCFL in the LCD module is supplied with Limited Current Circuit (2.4, IEC60950 or UL1950). Do not connect the CCFL in Hazardous Voltage Circuit.

(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.

B141EW01 V.0

## 2.0 General Description

This specification applies to the 14.1 inch Color TFT/LCD Module B141EW01

This module is designed for a display unit of notebook style personal computer.

The screen format is intended to support the WXGA (1280(H) x 800(V)) screen and 262k colors (RGB 6-bits data driver).

All input signals are LVDS interface compatible.

This module does not contain an inverter card for backlight.

#### 2.1 Display Characteristics

The following items are characteristics summary on the table under 25  $^{\circ}$ C condition:

| ITEMS                                                | Unit                 | SPECIFICATIONS                                                                  |
|------------------------------------------------------|----------------------|---------------------------------------------------------------------------------|
| Screen Diagonal                                      | [mm]                 | 357.7 (14.1")                                                                   |
| Active Area                                          | [mm]                 | 303.36(H) x 189.6(V)                                                            |
| Pixels H x V                                         |                      | 1280(x3) x 800                                                                  |
| Pixel Pitch                                          | [mm]                 | 0.237                                                                           |
| Pixel Arrangement                                    |                      | R.G.B. Vertical Stripe                                                          |
| Display Mode                                         |                      | Normally White                                                                  |
| Typical White Luminance (CCFL=6.0mA)                 | [cd/m <sup>2</sup> ] | 185 Typ.(5 points average)                                                      |
| Contrast Ratio                                       |                      | 300 : 1 Min ,350:1 Typ                                                          |
| Response Time                                        | [msec]               | 25 Typ.                                                                         |
| Nominal Input Voltage VDD                            | [Volt]               | +3.3 Typ.                                                                       |
| Typical Power Consumption (VDD line + VCFL line)     | [Watt]               | 5.6 Watt (w/o Inverter)@ LCM circuit 1.6 Watt (max.), B/L input 4.2 Watt (typ.) |
| Weight                                               | [Grams]              | 440g Max. (w/o Inverter)                                                        |
| Physical Size                                        | [mm]                 | 320 Max(W) x 206 Max.(H) x 5.5(D) Max.                                          |
| Electrical Interface                                 |                      | R/G/B Data, 3 Sync, Signals, Clock (4 pairs LVDS)                               |
| Support Color                                        |                      | Native 262K colors (RGB 6-bit data driver)                                      |
| Surface treatment                                    |                      | Haze 25, hard coating 3H,AG                                                     |
| Temperature Range<br>Operating<br>Storage (Shipping) | [°C]<br>[°C]         | 0 to +50<br>-25 to +65                                                          |

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

#### 2.2 Functional Block Diagram

The following diagram shows the functional block of the 14.1 inches Color TFT/LCD Module:



(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.No Reproduction and Redistribution Allowed.

B141EW01 V.0

## 3.0 Absolute Maximum Ratings

Absolute maximum ratings of the module is as following:

| Item                    | Symbol | Min  | Max            | Unit     | Conditions     |
|-------------------------|--------|------|----------------|----------|----------------|
| Logic/LCD Drive Voltage | VDD    | -0.3 | +4.0           | [Volt]   |                |
| Input Voltage of Signal | Vin    | -0.3 | VDD+0.3        | [Volt]   |                |
| CCFL Current            | ICFL   | 2.5  | 7              | [mA] rms |                |
| CCFL Ignition Voltage   | Vs     |      | 1200           | Vrms     | Note 1         |
| Operating Temperature   | TOP    | 0    | +50            | [°C]     | Note 2         |
| Operating Humidity      | HOP    | 5    | 95             | [%RH]    | Note 2         |
| Storage Temperature     | TST    | -20  | +60            | [°C]     | Note 2         |
| Storage Humidity        | HST    | 5    | 95             | [%RH]    | Note 2         |
| Vibration               |        |      | 1.5Sin 10-500  | [G Hz]   |                |
| Shock                   |        |      | 220, 2,3 times | [G ms]   | Half sine wave |

Note 1: Duration = 50msec

Note 2: Maximum Wet-Bulb should be 39°C and No condensation.

#### Wet bulb temperature chart



Operating Range

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

## Storage Range



## 4.0 Optical Characteristics

The optical characteristics are measured under stable conditions as follows under 25°C condition:

| Item                                     | Unit                 | Conditions |           | Min.  | Тур.  | Max.  | Note |
|------------------------------------------|----------------------|------------|-----------|-------|-------|-------|------|
|                                          |                      | Horizonta  | l (Right) | 40    | 45    | -     |      |
| Viewing Angle<br>(CR = 10)               | [dagmags]            |            | (Left)    | 40    | 45    | -     |      |
| CR: Contrast Ratio                       | [degrees]            | Vertical   | (Upper)   | 15    | 20    | -     |      |
|                                          |                      |            | (Lower)   | 30    | 35    | -     |      |
| Uniformity                               |                      | 5 Points   |           | -     |       | 1.2   | (1)  |
| Officiality                              |                      | 13 Points  |           | -     |       | 1.5   | (2)  |
| Contrast ratio (Center)                  |                      |            |           | 300   | 350   | -     |      |
| Deepenso Time                            | [maga]               | Rising     |           | -     | 15    | 20    |      |
| Response Time                            | [msec]               | Falling    |           | -     | 10    | 15    |      |
|                                          |                      | Red x      |           | 0.550 | 0.580 | 0.610 |      |
|                                          |                      | Red y      |           | 0.310 | 0.340 | 0.370 |      |
|                                          |                      | Green x    |           | 0.280 | 0.310 | 0.340 |      |
| Color Chromaticity                       |                      | Green y    |           | 0.520 | 0.550 | 0.580 |      |
| Coordinates (CIE)<br>(Normal view angle) |                      | Blue x     |           | 0.125 | 0.155 | 0.185 |      |
|                                          |                      | Blue y     |           | 0.115 | 0.145 | 0.175 |      |
|                                          |                      | White x    |           | 0.283 | 0.313 | 0.343 |      |
|                                          |                      | White y    |           | 0.299 | 0.329 | 0.359 |      |
| White Luminance (CCFL 6.0mA)             | [cd/m <sup>2</sup> ] | 5 points a | verage    |       | 185   | -     | (1)  |
| Cross talk                               | %                    |            |           |       |       | 1.4   | (3)  |

Note (1): 5 points position (Display area: 303.36 mm x 189.6 mm)

(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.



Note (2): 13 points position



Note (3): Definition of Cross Talk (D<sub>CT</sub>)

$$\begin{split} D_{CT} &= \mid Y_B - Y_A \mid / \mid Y_A \times 100 \text{ (\%)} \\ Y_A \ , Y_B &= (511,127) \text{ or } (170,383) \text{ or } (853,383) \text{ or } (511,639) \\ Where: \end{split}$$

 $Y_A$  = Luminance of measured location without darkest gray pattern (cd/m²)  $Y_B$  = Luminance of measured location with darkest gray pattern (cd/m²)





(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

## 5.0 Signal Interface

#### **5.1 Connectors**

Physical interface is described as for the connector on module.

These connectors are capable of accommodating the following signals and will be following components.

| Connector Name / Designation | For Signal Connector |  |  |
|------------------------------|----------------------|--|--|
| Manufacturer                 | JAE                  |  |  |
| Type / Part Number           | FI-XB30SL-HF10       |  |  |
| Mating Housing/Part Number   | FI-X30H              |  |  |
| Mating Contact/Part Number   | FI-XC3-1-15000       |  |  |

| Connector Name / Designation | For Lamp Connector |
|------------------------------|--------------------|
| Manufacturer                 | JST                |
| Type / Part Number           | BHSR-02VS-1        |
| Mating Type / Part Number    | SM02B-BHSS-1-TB    |

## 5.2 Signal Pin

| Pin# | Signal Name          | Pin# | Signal Name         |
|------|----------------------|------|---------------------|
| 1    | GND                  | 2    | VDD                 |
| 3    | VDD                  | 4    | $V_{EDID}$          |
| 5    | Aging                | 6    | CLK <sub>EDID</sub> |
| 7    | DATA <sub>EDID</sub> | 8    | RxIN0-              |
| 9    | RxIN0+               | 10   | GND                 |
| 11   | RxIN1-               | 12   | RxIN1+              |
| 13   | GND                  | 14   | RxIN2-              |
| 15   | RxIN2+               | 16   | GND                 |
| 17   | RxCLKIN-             | 18   | RxCLKIN+            |
| 19   | GND                  | 20   | NC                  |
| 21   | NC                   | 22   | GND                 |
| 23   | NC                   | 24   | NC                  |
| 25   | GND                  | 26   | NC                  |
| 27   | NC                   | 28   | GND                 |
| 29   | NC                   | 30   | NC                  |

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

#### **5.3 Signal Description**

The module uses a LVDS receiver embedded in AUOs ASIC. LVDS is a differential signal technology for LCD interface and high-speed data transfer device.

| Signal Name          | Description                                                     |
|----------------------|-----------------------------------------------------------------|
| V <sub>EDID</sub>    | +3.3V EDID Power                                                |
| CLK <sub>EDID</sub>  | EDID Clock Input                                                |
| DATA <sub>EDID</sub> | EDID Data Input                                                 |
| RxIN0-, RxIN0+       | LVDS differential data input(Red0-Red5, Green0)                 |
| RxIN1-, RxIN1+       | LVDS differential data input(Green1-Green5, Blue0-Blue1)        |
| RxIN2-, RxIN2+       | LVDS differential data input(Blue2-Blue5, Hsync, Vsync, DSPTMG) |
| RxCLKIN-, RxCLKIN0+  | LVDS differential clock input                                   |
| VDD                  | +3.3V Power Supply (Internal 2.5V logic operation)              |
| GND                  | Ground                                                          |

Note: Input signals shall be in low status when VDD is off.

Internal circuit of LVDS inputs are as following.

| Signal Name                                                          | Description                                                                                                  |                                                                                                                                                                                      |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +RED5<br>+RED4<br>+RED3<br>+RED2<br>+RED1<br>+RED0                   | Red Data 5 (MSB) Red Data 4 Red Data 3 Red Data 2 Red Data 1 Red Data 0 (LSB) (Red-pixel Data)               | Red-pixel Data Each red pixel's brightness data consists of these 6 bits pixel data.                                                                                                 |
| +GREEN 5<br>+GREEN 4<br>+GREEN 3<br>+GREEN 2<br>+GREEN 1<br>+GREEN 0 | Green Data 5 (MSB) Green Data 4 Green Data 3 Green Data 2 Green Data 1 Green Data 0 (LSB) (Green-pixel Data) | Green-pixel Data Each green pixel's brightness data consists of these 6 bits pixel data.                                                                                             |
| +BLUE 5<br>+BLUE 4<br>+BLUE 3<br>+BLUE 2<br>+BLUE 1<br>+BLUE 0       | Blue Data 5 (MSB) Blue Data 4 Blue Data 3 Blue Data 2 Blue Data 1 Blue Data 0 (LSB) (Blue-pixel Data)        | Blue-pixel Data Each blue pixel's brightness data consists of these 6 bits pixel data.                                                                                               |
| -DTCLK                                                               | Data Clock                                                                                                   | The typical frequency is 71.1 MHz. The signal is used to strobe the pixel data and DSPTMG signals. All pixel data shall be valid at the falling edge when the DSPTMG signal is high. |
| DSPTMG                                                               | Display Timing                                                                                               | This signal is stored at the falling edge of -DTCLK. When the signal is high, the pixel data shall be valid to be displayed.                                                         |

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

| VSYNC | Vertical Sync   | The signal is synchronized to -DTCLK. |
|-------|-----------------|---------------------------------------|
| HSYNC | Horizontal Sync | The signal is synchronized to -DTCLK. |

**Note:** Output signals from any system shall be low or Hi-Z state when VDD is off.

### **5.4 Signal Electrical Characteristics**

Input signals shall be in low status when VDD is off.

It is recommended to refer the specifications of SN75LVDS86DGG (Texas Instruments) in detail. Signal electrical characteristics are as follows;

| Parameter | Condition                                     | Min  | Max | Unit |
|-----------|-----------------------------------------------|------|-----|------|
| Vth       | Differential Input High<br>Voltage(Vcm=+1.2V) | _    | 100 | [mV] |
| VtI       | Differential Input Low<br>Voltage(Vcm=+1.2V)  | -100 | _   | [mV] |

LVDS Macro AC characteristics are as follows:

|                       | Min.    | Max.  |
|-----------------------|---------|-------|
| Clock Frequency (F)   | 60.7MHz | 85MHz |
| Data Setup Time (Tsu) | 600ps   |       |
| Data Hold Time (Thd)  | 600ps   |       |



5.5 Signal for Lamp connector

| Pin # | Signal Name       |
|-------|-------------------|
| 1     | Lamp High Voltage |

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

| 2 | Lamp Low Voltage |
|---|------------------|

(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.No Reproduction and Redistribution Allowed.

13/24

B141EW01 V.0

## 6.0 Pixel Format Image

Following figure shows the relationship of the input signals and LCD pixel format.

|            | 0        |   | 1   |   |   | 1 | 27 | 8 | 12 | 279 | 9 |
|------------|----------|---|-----|---|---|---|----|---|----|-----|---|
| 1st Line   | R G      | В | R G | В |   | R | G  | В | R  | G   | В |
|            | <u>'</u> |   | ١.  |   | 1 |   | '  |   |    | `   |   |
|            |          |   | ,   |   | 1 |   | •  |   |    | ,   |   |
|            |          |   |     |   |   |   |    |   |    |     |   |
|            |          |   | •   |   | • |   |    |   |    |     |   |
|            |          |   | •   |   |   |   |    |   |    |     |   |
|            |          |   | ,   |   | 1 |   |    |   |    |     |   |
|            | ,        |   | ١   |   | , |   | 1  |   |    | ١   |   |
| 800th Line | R G      | В | R G | В |   | R | G  | В | R  | G   | В |

## 7.0 Parameter guide line for CCFL Inverter

| Parameter                           | Min | DP-1 | Max  | Units                | Condition                  |
|-------------------------------------|-----|------|------|----------------------|----------------------------|
| White Luminance<br>5 points average | 170 | 185  |      | [cd/m <sup>2</sup> ] | (Ta=25℃)                   |
| CCFL current (ICFL)                 | 2.5 | 6.0  | 7.0  | [mA] rms             | (Ta=25°C) <b>(Note 2)</b>  |
| CCFL Frequency (FCFL)               | 50  | 60   | 65   | [KHz]                | (Ta=25°C) <b>(Note 3)</b>  |
| CCFL Ignition Voltage (Vs)          | _   | 1000 | 1200 | [Volt] rms           | (Ta= 25°C) <b>(Note 4)</b> |
| CCFL Voltage (Reference) (VCFL)     | _   | 650  | _    | [Volt] rms           | (Ta=25°C) <b>(Note 5)</b>  |
| CCFL Power consumption (PCFL)       | _   | 4.2  | _    | [Watt]               | (Ta=25°C) <b>(Note 5)</b>  |

Note 1: DP-1 are AUO recommended Design Points.

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

- \*1 All of characteristics listed are measured under the condition using the AUO Test inverter.
- \*2 In case of using an inverter other than listed, it is recommended to check the inverter carefully. Sometimes, interfering noise stripes appear on the screen, and substandard luminance or flicker at low power may happen.
- \*3 In designing an inverter, it is suggested to check safety circuit ver carefully. Impedance of CCFL, for instance, becomes more than 1 [M ohm] when CCFL is damaged.
- \*4 Generally, CCFL has some amount of delay time after applying start-up voltage. It is recommended to keep on applying start-up voltage for 1 [Sec] until discharge.
- \*5 The CCFL inverter operating frequency must be carefully chosen so that no interfering noise stripes on the screen were induced.
- \*6 Reducing CCFL current increases CCFL discharge voltage and generally increases CCFL discharge frequency. So all the parameters of an inverter should be carefully designed so as not to produce too much leakage current from high-voltage output of the inverter.
- Note 2: It should be employed the inverter, which has "Duty Dimming", if ICCFL is less than 4mA.
- **Note 3**: The CCFL inverter operating frequency should be carefully determined to avoid interference between inverter and TFT LCD.
- Note 4: The inverter open voltage should be designed larger than the lamp starting voltage at  $T=0^{\circ}C$ , otherwise backlight may be blinking for a moment after turning on or not be able to turn on. The open voltage should be measured after ballast capacitor. If an inverter has shutdown function it should keep its open voltage. for longer than 1 second even if lamp connector is open.
- Note 5: Calculator value for reference (ICFL×VCFL=PCFL)

## 8.0 Interface Timings

Basically, interface timings should match 1280x800 /60Hz manufacturing guideline timing.

#### 8.1 Timing Characteristics

| Symbol | Description       | Min   | Тур  | Max   | Unit   |
|--------|-------------------|-------|------|-------|--------|
| DOTCLK | DOTCLK Frequency  | (TBD) | 68.9 | (TBD) | [MHz]  |
| TCLOCK | DOTCLK cycle time | (TBD) | 12   | (TBD) | [nsec] |
| Тн     | X total time      | _     | 1408 |       | [tck]  |
| THD    | X active time     | _     | 1280 | _     | [tck]  |
| Тнв    | X blank time      | _     | 128  |       | [tck]  |
| Tv     | Y total time      | _     | 816  |       | [tx]   |
| TVD    | Y active time     | _     | 800  | _     | [tx]   |
| Vsync  | Frame rate        | _     | 60   | _     | [Hz]   |

Note: DE mode

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

## **8.2 Timing Definition**



(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

## 9.0 Power Consumption

Input power specifications are as follows;

| Symbol                     | Parameter                                      | Min      | Тур         | Max        | Units         | Condition                           |
|----------------------------|------------------------------------------------|----------|-------------|------------|---------------|-------------------------------------|
| Module                     |                                                |          |             |            |               |                                     |
| VDD                        | Logic/LCD Drive<br>Voltage                     | 3.0      | 3.3         | 3.6        | [Volt]        | Load Capacitance 20uF               |
| PDD                        | VDD Power                                      |          | 1.6         |            | [Watt]        |                                     |
| PDD Max                    | VDD Power max                                  | _        | (TBD)       |            | [Watt]        | Max Pattern (Note)                  |
| IDD                        | IDD Current                                    | _        | (TBD)       |            | mA            | 64 Grayscale Pattern                |
| IDD Max                    | IDD Current max                                |          | (TBD)       | _          | mA            | Vertical stripe line Pattern (Note) |
| VDDrp                      | Allowable<br>Logic/LCD Drive<br>Ripple Voltage | _        | _           | 100        | [mV]<br>p-p   |                                     |
| VDDns                      | Allowable<br>Logic/LCD Drive<br>Ripple Noise   |          |             | 100        | [mV]<br>p-p   |                                     |
| Lamp                       |                                                |          |             |            |               |                                     |
| ICFL                       | CCFL current                                   | 2.5      | 6.0         | 7.0        | [mA]<br>rms   | (Ta=25°ℂ)                           |
| VCFL                       | CCFL Voltage (Reference)                       | _        | 650         | _          | [Volt]<br>rms | (Ta=25℃)                            |
| PCFL                       | CCFL Power consumption                         | _        | 4.2         | _          | [Watt]        | (Ta=25℃)                            |
| Total Power<br>Consumption | 5.6 Watt (w/o Inverte                          | er,)@LCN | 1 circuit 1 | .6 Watt (r | max.),B/L     | input 4.2 Watt(typ.)                |

Note: VDD=3.3V

(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.

B141EW01 V.0

#### 10. Power ON/OFF Sequence

VDD power and lamp on/off sequence is as follows. Interface signals are also shown in the chart. Signals from any system shall be Hi-Z state or low level when VDD is off.

#### Sequence of Power-on/off and signal-on/off



Apply the lamp voltage within the LCD operating range. When the backlight turns on before the LCD operation or the LCD turns off before the backlight turns off, the display may momentarily become abnormal.

(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

## 11.0 Reliability /Safety Requirement

11.1 Reliability Test Conditions

| Items                          | Required Condition                                                                                                     |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Temperature Humidity Bias      | 40℃/90%,250Hr                                                                                                          |
| High Temperature Operation     | 50℃/20%,250Hr                                                                                                          |
| Low Temperature Operation      | 0°C ,250Hr                                                                                                             |
| Continuous Life                | 25℃ ,300 hours                                                                                                         |
| On/Off Test                    | ON/30 sec. OFF/30sec., 30,000 cycles                                                                                   |
| Hot Storage                    | 65°C/20% RH ,250 hours                                                                                                 |
| Cold Storage                   | -25°C/50% RH ,240 hours                                                                                                |
| Thermal Shock Test             | -25°C/30 min ,65°C/30 min 300cycles                                                                                    |
| Hot Start Test                 | 50°C/1 Hr min. Power on/off per 5 minutes, 5 times                                                                     |
| Cold Start Test                | 0°C/1 Hr min. Power on/off per 5 minutes, 5 times                                                                      |
| Shock Test (Non-Operating)     | 220G, 2ms, Half-sine wave,1 times                                                                                      |
| Vibration Test (Non-Operating) | Sinusoidal vibration, 1.5G zero-to-peak, 10 to 500 Hz, 0.5 octave/minute in each of three mutually perpendicular axes. |
| ESD                            | Contact : operation ±8KV / non-operation ±10KV<br>Air : operation ±15KV / non-operation ±20KV                          |
| Altitude Test                  | 0~14000 ft / operation / Ramp 2000ft/min.<br>0~40000 ft / non-operation /Ramp 2000ft/min.                              |
| Maximum Side Mount Torque      | 2.5 kgf.cm .                                                                                                           |

CCFL Life: 15,000 hours minimum

MTBF(Excluding the CCFL): 30,000 hours with a confidence level 90%

## 11.2 Safety

UL1950

(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

## 12.0 Packing dimension TBD.

(C) Copyright AU OptronicsDec., 2003 All Rights Reserved.No Reproduction and Redistribution Allowed.20/24

B141EW01 V.0

# 13.0 Mechanical Characteristics 13.1 LCM Outline dimension (Front View)



(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

## 13.2 LCM Outline Dimension (Rear View)



(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.

#### 13.3 Screw Hole Depth and Center Position

Screw hole maximum depth, from side surface = 2.5 mm (See drawing) Screw hole center location, from front surface =  $3.1 \pm 0.1 \text{mm}$  (See drawing) Suggestions: Customers' Screw maximum length = 2.3 mm (See drawing) Screw Torque: Maximum2.5 kgf-cm



(C) Copyright AU Optronics

Dec., 2003 All Rights Reserved.

B141EW01 V.0

No Reproduction and Redistribution Allowed.